Part Number Hot Search : 
SAB9077H IRFC054R DFD2N60 42100 MK325 10E15 3R150CF TSP350BL
Product Description
Full Text Search
 

To Download UC3842B Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV High Performance Current Mode Controllers
The UC3842B, UC3843B series are high performance fixed frequency current mode controllers. They are specifically designed for Off-Line and dc-to-dc converter applications offering the designer a cost-effective solution with minimal external components. These integrated circuits feature a trimmed oscillator for precise duty cycle control, a temperature compensated reference, high gain error amplifier, current sensing comparator, and a high current totem pole output ideally suited for driving a power MOSFET. Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle-by-cycle current limiting, programmable output deadtime, and a latch for single pulse metering. These devices are available in an 8-pin dual-in-line and surface mount (SO-8) plastic package as well as the 14-pin plastic surface mount (SO-14). The SO-14 package has separate power and ground pins for the totem pole output stage. The UCX842B has UVLO thresholds of 16 V (on) and 10 V (off), ideally suited for off-line converters. The UCX843B is tailored for lower voltage applications having UVLO thresholds of www..com 8.5 V (on) and 7.6 V (off). * Trimmed Oscillator for Precise Frequency Control * Oscillator Frequency Guaranteed at 250 kHz * Current Mode Operation to 500 kHz * Automatic Feed Forward Compensation * Latching PWM for Cycle-By-Cycle Current Limiting * Internally Trimmed Reference with Undervoltage Lockout * High Current Totem Pole Output * Undervoltage Lockout with Hysteresis * Low Startup and Operating Current
VCC Vref 8(14) R R RT/CT 4(7) Voltage Feedback Input
+ -
http://onsemi.com
8 1
PDIP-8 N SUFFIX CASE 626
8 1
SO-8 D1 SUFFIX CASE 751
14 1
SO-14 D SUFFIX CASE 751A
PIN CONNECTIONS
Compensation Voltage Feedback Current Sense RT/CT
1 2 3 4 8 7 6 5
Vref VCC Output Gnd
(Top View) Compensation NC Voltage Feedback NC Current Sense NC RT/CT
1 2 3 4 5 6 7 14 13 12 11 10 9 8
7(12)
5.0V Reference Vref Undervoltage Lockout Oscillator Latching PWM
VCC Undervoltage Lockout VC 7(11) Output 6(10) Power Ground 5(8) Current Sense 3(5) Input
Vref NC VCC VC Output Gnd Power Ground
(Top View)
ORDERING INFORMATION
See detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet.
DEVICE MARKING INFORMATION
See general marking information in the device marking section on page 17 of this data sheet.
2(3) Output Compensation 1(1)
Error Amplifier Gnd 5(9) Pin numbers in parenthesis are for the D suffix SO-14 package.
Figure 1. Simplified Block Diagram
(c) Semiconductor Components Industries, LLC, 2001
1
December, 2001 - Rev. 3
Publication Order Number: UC3842B/D
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
MAXIMUM RATINGS
Rating Bias and Driver Voltages (Zero Series Impedance, see also Total Device spec) Total Power Supply and Zener Current Output Current, Source or Sink (Note 1) Output Energy (Capacitive Load per Cycle) Current Sense and Voltage Feedback Inputs Error Amp Output Sink Current Power Dissipation and Thermal Characteristics D Suffix, Plastic Package, SO-14 Case 751A Maximum Power Dissipation @ TA = 25C Thermal Resistance, Junction-to-Air D1 Suffix, Plastic Package, SO-8 Case 751 Maximum Power Dissipation @ TA = 25C Thermal Resistance, Junction-to-Air N Suffix, Plastic Package, Case 626 Maximum Power Dissipation @ TA = 25C Thermal Resistance, Junction-to-Air Operating Junction Temperature Operating Ambient Temperature UC3842B, UC3843B UC2842B, UC2843B UC3842BV, UC3843BV, NCV3843BV Storage Temperature Range Symbol VCC, VC (ICC + IZ) IO W Vin IO Value 30 30 1.0 5.0 - 0.3 to + 5.5 10 Unit V mA A J V mA
PD RJA PD RJA PD RJA TJ TA
862 145 702 178 1.25 100 +150 0 to + 70 - 25 to + 85 -40 to +105
mW C/W mW C/W W C/W C C
Tstg
- 65 to +150
C
ELECTRICAL CHARACTERISTICS (VCC = 15 V [Note 2], RT = 10 k, CT = 3.3 nF. For typical values TA = 25C, for min/max values
TA is the operating ambient temperature range that applies [Note 3], unless otherwise noted.) UC284XB Characteristics REFERENCE SECTION Reference Output Voltage (IO = 1.0 mA, TJ = 25C) Line Regulation (VCC = 12 V to 25 V) Load Regulation (IO = 1.0 mA to 20 mA) Temperature Stability Total Output Variation over Line, Load, and Temperature Output Noise Voltage (f = 10 Hz to 10 kHz, TJ = 25C) Long Term Stability (TA = 125C for 1000 Hours) Output Short Circuit Current OSCILLATOR SECTION Frequency TJ = 25C TA = Tlow to Thigh TJ = 25C (RT = 6.2 k, CT = 1.0 nF) Frequency Change with Voltage (VCC = 12 V to 25 V) Frequency Change with Temperature, TA = Tlow to Thigh Oscillator Voltage Swing (Peak-to-Peak) Discharge Current (VOSC = 2.0 V) TJ = 25C TA = Tlow to Thigh (UC284XB, UC384XB) TA = Tlow to Thigh (UC384XBV) fOSC 49 48 225 fOSC/V fOSC/T VOSC Idischg 7.8 7.5 - 8.3 - - 8.8 8.8 - 7.8 7.6 7.2 8.3 - - 8.8 8.8 8.8 - - - 52 - 250 0.2 1.0 1.6 55 56 275 1.0 - - 49 48 225 - - - 52 - 250 0.2 0.5 1.6 55 56 275 1.0 - - % % V mA kHz Vref Regline Regload TS Vref Vn S ISC 4.95 - - - 4.9 - - - 30 5.0 2.0 3.0 0.2 - 50 5.0 - 85 5.05 20 25 - 5.1 - - -180 4.9 - - - 4.82 - - - 30 5.0 2.0 3.0 0.2 - 50 5.0 - 85 5.1 20 25 - 5.18 - - -180 V mV mV mV/C V V mV mA Symbol Min Typ Max UC384XB, XBV Min Typ Max Unit
1. Maximum Package power dissipation limits must be observed. 2. Adjust VCC above the Startup threshold before setting to 15 V. 3. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. Tlow = 0C for UC3842B, UC3843B; -25C for UC2842B, UC2843B; -40C for UC3842BV, UC3843BV Thigh = +70C for UC3842B, UC3843B; +85C for UC2842B, UC2843B; +105C for UC3842BV, UC3843BV NCV3843BV: Tlow = -40C, Thigh = +105C. Guaranteed by design. NCV prefix is for automotive and other applications requiring site and change control.
http://onsemi.com
2
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
ELECTRICAL CHARACTERISTICS (VCC = 15 V [Note 4], RT = 10 k, CT = 3.3 nF. For typical values TA = 25C, for min/max values
TA is the operating ambient temperature range that applies [Note 5], unless otherwise noted.) UC284XB Characteristics ERROR AMPLIFIER SECTION Voltage Feedback Input (VO = 2.5 V) Input Bias Current (VFB = 5.0 V) Open Loop Voltage Gain (VO = 2.0 V to 4.0 V) Unity Gain Bandwidth (TJ = 25C) Power Supply Rejection Ratio (VCC = 12 V to 25 V) Output Current Sink (VO = 1.1 V, VFB = 2.7 V) Source (VO = 5.0 V, VFB = 2.3 V) Output Voltage Swing High State (RL = 15 k to ground, VFB = 2.3 V) Low State (RL = 15 k to Vref, VFB = 2.7 V) (UC284XB, UC384XB) (UC384XBV) CURRENT SENSE SECTION Current Sense Input Voltage Gain (Notes 6 & 7) (UC284XB, UC384XB) (UC384XBV) Maximum Current Sense Input Threshold (Note 6) (UC284XB, UC384XB) (UC384XBV) Power Supply Rejection Ratio (VCC = 12 V to 25 V, Note 6) Input Bias Current Propagation Delay (Current Sense Input to Output) OUTPUT SECTION Output Voltage Low State (ISink = 20 mA) (ISink = 200 mA) High State V VOL - - - 13 - 12 - - - 0.1 1.6 - 13.5 - 13.4 0.1 50 50 0.4 2.2 - - - - 1.1 150 150 - - - 13 12.9 12 - - - 0.1 1.6 1.6 13.5 13.5 13.4 0.1 50 50 0.4 2.2 2.3 - - - 1.1 150 150 V ns ns AV 2.85 - Vth 0.9 - PSRR IIB tPLH(In/Out) - - - 1.0 - 70 - 2.0 150 1.1 - - -10 300 0.9 0.85 - - - 1.0 1.0 70 - 2.0 150 1.1 1.1 - -10 300 dB A ns 3.0 - 3.15 - 2.85 2.85 3.0 3.0 3.15 3.25 V V/V VFB IIB AVOL BW PSRR ISink ISource VOH VOL 2.45 - 65 0.7 60 2.0 - 0.5 5.0 - - 2.5 - 0.1 90 1.0 70 12 -1.0 6.2 0.8 - 2.55 -1.0 - - - - - - 1.1 - 2.42 - 65 0.7 60 2.0 - 0.5 5.0 - - 2.5 - 0.1 90 1.0 70 12 -1.0 6.2 0.8 0.8 2.58 - 2.0 - - - - - V - 1.1 1.2 V A dB MHz dB mA Symbol Min Typ Max UC384XB, XBV Min Typ Max Unit
(UC284XB, UC384XB) (UC384XBV) (ISource = 20 mA) (UC284XB, UC384XB) (UC384XBV) (ISource = 200 mA)
VOH
Output Voltage with UVLO Activated (VCC = 6.0 V, ISink = 1.0 mA) Output Voltage Rise Time (CL = 1.0 nF, TJ = 25C) Output Voltage Fall Time (CL = 1.0 nF, TJ = 25C) UNDERVOLTAGE LOCKOUT SECTION Startup Threshold (VCC) UCX842B, BV UCX843B, BV Minimum Operating Voltage After Turn-On (VCC) UCX842B, BV UCX843B, BV
VOL(UVLO) tr tf
Vth 15 7.8 VCC(min) 9.0 7.0 10 7.6 11 8.2 8.5 7.0 10 7.6 11.5 8.2 16 8.4 17 9.0 14.5 7.8 16 8.4 17.5 9.0
V
V
4. Adjust VCC above the Startup threshold before setting to 15 V. 5. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. Tlow = 0C for UC3842B, UC3843B; -25C for UC2842B, UC2843B; -40C for UC3842BV, UC3843BV Thigh = +70C for UC3842B, UC3843B; +85C for UC2842B, UC2843B; +105C for UC3842BV, UC3843BV NCV3843BV: Tlow = -40C, Thigh = +125C. Guaranteed by design. NCV prefix is for automotive and other applications requiring site and change control. 6. This parameter is measured at the latch trip point with VFB = 0 V. 7. Comparator gain is defined as: AV V Output Compensation
V Current Sense Input
http://onsemi.com
3
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
ELECTRICAL CHARACTERISTICS (VCC = 15 V [Note 8], RT = 10 k, CT = 3.3 nF, for typical values TA = 25C, for min/max values
TA is the operating ambient temperature range that applies [Note 9], unless otherwise noted.) UC284XB Characteristics PWM SECTION Duty Cycle Maximum (UC284XB, UC384XB) Maximum (UC384XBV) Minimum TOTAL DEVICE Power Supply Current Startup (VCC = 6.5 V for UCX843B, Startup (VCC 14 V for UCX842B, BV) Operating (Note 8) Power Supply Zener Voltage (ICC = 25 mA) ICC + IC - - VZ 30 0.3 12 36 0.5 17 - - - 30 0.3 12 36 0.5 17 - V mA % DC(max) DC(min) 94 - - 96 - - - - 0 94 93 - 96 96 - - - 0 Symbol Min Typ Max Min UC384XB, BV Typ Max Unit
8. Adjust VCC above the Startup threshold before setting to 15 V. 9. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. Tlow = 0C for UC3842B, UC3843B; -25C for UC2842B, UC2843B; -40C for UC3842BV, UC3843BV Thigh = +70C for UC3842B, UC3843B; +85C for UC2842B, UC2843B; +105C for UC3842BV, UC3843BV NCV3843BV: Tlow = -40C, Thigh = +125C. Guaranteed by design. NCV prefix is for automotive and other applications requiring site and change control.
80 % DT, PERCENT OUTPUT DEADTIME 50 R T, TIMING RESISTOR (k ) 20 8.0 5.0 2.0 0.8 10 k VCC = 15 V TA = 25C 20 k 50 k 100 k 200 k 500 k fOSC, OSCILLATOR FREQUENCY (kHz) 1.0 M
100
1. CT = 10 nF 50 2. CT = 5.0 nF 3. CT = 2.0 nF 4. CT = 1.0 nF 20 5. CT = 500 pF 6. CT = 200 pF 10 7. CT = 100 pF
4 2 1 5 6 7 3
5.0 2.0 1.0 10 k 20 k
VCC = 15 V TA = 25C 50 k 100 k 200 k 500 k fOSC, OSCILLATOR FREQUENCY (kHz) 1.0 M
Figure 2. Timing Resistor versus Oscillator Frequency
9.0 I dischg , DISCHARGE CURRENT (mA) VCC = 15 V VOSC = 2.0 V 8.5 100 90 80 70 60 50 40 0.8 1.0
Figure 3. Output Deadtime versus Oscillator Frequency
D max , MAXIMUM OUTPUT DUTY CYCLE (%)
Idischg = 7.5 mA
8.0
7.5
Idischg = 8.8 mA
VCC = 15 V CT = 3.3 nF TA = 25C 5.0 6.0 7.0 8.0
7.0 - 55
- 25
0 25 50 75 TA, AMBIENT TEMPERATURE (C)
100
125
2.0 3.0 4.0 RT, TIMING RESISTOR (k)
Figure 4. Oscillator Discharge Current versus Temperature
Figure 5. Maximum Output Duty Cycle versus Timing Resistor
http://onsemi.com
4
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
2.55 V VCC = 15 V AV = -1.0 TA = 25C 20 mV/DIV 3.0 V VCC = 15 V AV = -1.0 TA = 25C 20 mV/DIV 1.0 s/DIV
2.50 V
2.5 V
2.45 V 0.5 s/DIV
2.0 V
Figure 6. Error Amp Small Signal Transient Response
Figure 7. Error Amp Large Signal Transient Response
A VOL , OPEN LOOP VOLTAGE GAIN (dB)
100 80 60 40 20 0 100 1.0 k 10 k Gain
Vth, CURRENT SENSE INPUT THRESHOLD (V)
EXCESS PHASE (DEGREES) ,
VCC = 15 V VO = 2.0 V to 4.0 V RL = 100 K TA = 25C
0 30 60 90 120 150
1.2 1.0 0.8 0.6 0.4 0.2 0 0 2.0 4.0 6.0 VO, ERROR AMP OUTPUT VOLTAGE (V) 8.0 VCC = 15 V
TA = 25C TA = 125C TA = -55C
Phase
- 20 10
100 k
1.0 M
180 10 M
f, FREQUENCY (Hz)
Figure 8. Error Amp Open Loop Gain and Phase versus Frequency
Figure 9. Current Sense Input Threshold versus Error Amp Output Voltage
- 4.0 - 8.0 -12 -16
VCC = 15 V
90
TA = 125C
TA = -55C
70
- 20 - 24 0 20
TA = 25C 60
40
80
100
120
50 - 55
- 25
0
25
50
75
Iref, REFERENCE SOURCE CURRENT (mA)
TA, AMBIENT TEMPERATURE (C)
Figure 10. Reference Voltage Change versus Source Current
Figure 11. Reference Short Circuit Current versus Temperature
http://onsemi.com
5
AAA AAA
100 125
AAAA AAAA AAA AAAA AAA AAAA AAAA
0
I SC , REFERENCE SHORT CIRCUIT CURRENT (mA)
Vref , REFERENCE VOLTAGE CHANGE (mV)
110
VCC = 15 V RL 0.1
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
V O , OUTPUT VOLTAGE CHANGE (2.0 mV/DI VCC = 15 V IO = 1.0 mA to 20 mA TA = 25C V O , OUTPUT VOLTAGE CHANGE (2.0 mV/DI VCC = 12 V to 25 TA = 25C
2.0 ms/DIV
2.0 ms/DIV
Figure 12. Reference Load Regulation
Figure 13. Reference Line Regulation
-1.0
- 2.0
3.0 2.0 1.0 0 0
V O , OUTPUT VOLTAGE
I CC , SUPPLY CURRENT (mA)
20 V/DIV
I CC , SUPPLY CURRENT
UCX843B
UCX842B
5 0
0
10
20
100 ns/DIV
VCC, SUPPLY VOLTAGE (V)
Figure 16. Output Cross Conduction
Figure 17. Supply Current versus Supply Voltage
http://onsemi.com
6
AAAA AAAA AAAA
100 mA/DIV
AA AAAA AA A AAA AAAAAA AAA AAAAAAAAA AAAAAAAAA AAA A AAAAAAAAAAAAA A A AA
VCC TA = 25C Source Saturation (Load to Ground) VCC = 15 V 80 s Pulsed Load 120 Hz Rate TA = - 55C TA = - 55C TA = 25C Sink Saturation (Load to VCC) 400 Gnd 600 200 IO, OUTPUT LOAD CURRENT (mA)
Vsat, OUTPUT SATURATION VOLTAGE (V)
0
90%
VCC = 15 V CL = 1.0 nF TA = 25C
10% 50 ns/DIV
800
Figure 14. Output Saturation Voltage versus Load Current
Figure 15. Output Waveform
25 VCC = 30 V CL = 15 pF TA = 25C 20 15 10
RT = 10 k CT = 3.3 nF VFB = 0 V ISense = 0 V TA = 25C 30
40
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
PIN FUNCTION DESCRIPTION
Pin 8-Pin 1 2 3 4 14-Pin 1 3 5 7 Function Compensation Voltage Feedback Current Sense RT/CT Description This pin is the Error Amplifier output and is made available for loop compensation. This is the inverting input of the Error Amplifier. It is normally connected to the switching power supply output through a resistor divider. A voltage proportional to inductor current is connected to this input. The PWM uses this information to terminate the output switch conduction. The Oscillator frequency and maximum Output duty cycle are programmed by connecting resistor RT to Vref and capacitor CT to ground. Operation to 500 kHz is possible. This pin is the combined control circuitry and power ground. This output directly drives the gate of a power MOSFET. Peak currents up to 1.0 A are sourced and sunk by this pin. This pin is the positive supply of the control IC. This is the reference output. It provides charging current for capacitor C T through resistor RT. This pin is a separate power ground return that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry. The Output high state (VOH) is set by the voltage applied to this pin. With a separate power source connection, it can reduce the effects of switching transient noise on the control circuitry. This pin is the control circuitry ground return and is connected back to the power source ground. No connection. These pins are not internally connected.
5 6 7 8 10 12 14 8 11
Gnd Output VCC Vref Power Ground VC
9 2,4,6,13
Gnd NC
http://onsemi.com
7
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
OPERATING DESCRIPTION The UC3842B, UC3843B series are high performance, fixed frequency, current mode controllers. They are specifically designed for Off-Line and dc-to-dc converter applications offering the designer a cost-effective solution with minimal external components. A representative block diagram is shown in Figure 18.
Oscillator
This occurs when the power supply is operating and the load is removed, or at the beginning of a soft-start interval (Figures 24, 25). The Error Amp minimum feedback resistance is limited by the amplifier's source current (0.5 mA) and the required output voltage (VOH) to reach the comparator's 1.0 V clamp level:
Rf(min) 3.0 (1.0 V) + 1.4 V = 8800 0.5 mA
The oscillator frequency is programmed by the values selected for the timing components RT and CT. Capacitor CT is charged from the 5.0 V reference through resistor RT to approximately 2.8 V and discharged to 1.2 V by an internal current sink. During the discharge of CT, the oscillator generates an internal blanking pulse that holds the center input of the NOR gate high. This causes the Output to be in a low state, thus producing a controlled amount of output deadtime. Figure 2 shows RT versus Oscillator Frequency and Figure 3, Output Deadtime versus Frequency, both for given values of CT. Note that many values of RT and CT will give the same oscillator frequency but only one combination will yield a specific output deadtime at a given frequency. The oscillator thresholds are temperature compensated to within 6% at 50 kHz. Also because of industry trends moving the UC384X into higher and higher frequency applications, the UC384XB is guaranteed to within 10% at 250 kHz. These internal circuit refinements minimize variations of oscillator frequency and maximum output duty cycle. The results are shown in Figures 4 and 5. In many noise-sensitive applications it may be desirable to frequency-lock the converter to an external system clock. This can be accomplished by applying a clock signal to the circuit shown in Figure 21. For reliable locking, the free-running oscillator frequency should be set about 10% less than the clock frequency. A method for multi-unit synchronization is shown in Figure 22. By tailoring the clock waveform, accurate Output duty cycle clamping can be achieved.
Error Amplifier
Current Sense Comparator and PWM Latch
The UC3842B, UC3843B operate as a current mode controller, whereby output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the threshold level established by the Error Amplifier Output/Compensation (Pin 1). Thus the error signal controls the peak inductor current on a cycle-by-cycle basis. The Current Sense Comparator PWM Latch configuration used ensures that only a single pulse appears at the Output during any given oscillator cycle. The inductor current is converted to a voltage by inserting the ground-referenced sense resistor RS in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input (Pin 3) and compared to a level derived from the Error Amp Output. The peak inductor current under normal operating conditions is controlled by the voltage at pin 1 where:
Ipk = V(Pin 1) - 1.4 V 3 RS
Abnormal operating conditions occur when the power supply output is overloaded or if output voltage sensing is lost. Under these conditions, the Current Sense Comparator threshold will be internally clamped to 1.0 V. Therefore the maximum peak switch current is:
Ipk(max) = 1.0 V RS
A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical dc voltage gain of 90 dB, and a unity gain bandwidth of 1.0 MHz with 57 degrees of phase margin (Figure 8). The non-inverting input is internally biased at 2.5 V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input. The maximum input bias current is -2.0 A which can cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance. The Error Amp Output (Pin 1) is provided for external loop compensation (Figure 32). The output voltage is offset by two diode drops (1.4 V) and divided by three before it connects to the non-inverting input of the Current Sense Comparator. This guarantees that no drive pulses appear at the Output (Pin 6) when pin 1 is at its lowest state (VOL).
When designing a high power switching regulator it becomes desirable to reduce the internal clamp voltage in order to keep the power dissipation of RS to a reasonable level. A simple method to adjust this voltage is shown in Figure 23. The two external diodes are used to compensate the internal diodes, yielding a constant clamp voltage over temperature. Erratic operation due to noise pickup can result if there is an excessive reduction of the Ipk(max) clamp voltage. A narrow spike on the leading edge of the current waveform can usually be observed and may cause the power supply to exhibit an instability when the output is lightly loaded. This spike is due to the power transformer interwinding capacitance and output rectifier recovery time. The addition of an RC filter on the Current Sense Input with a time constant that approximates the spike duration will usually eliminate the instability (refer to Figure 27).
http://onsemi.com
8
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
VCC Vin
VCC Vref 8(14) RT 2.5V R Oscillator + 1.0mA 2R Error Amplifier R 1.0V Current Sense Comparator
Gnd 5(9)
7(12)
Reference Regulator R Internal Bias 3.6V + Vref UVLO
36V VCC UVLO + (See Text)
VC 7(11) Output 6(10) Q1
CT
4(7)
S R Q PWM Latch
Voltage Feedback Input 2(3) Output/ Compensation 1(1)
Power Ground 5(8) Current Sense Input 3(5) RS
Pin numbers adjacent to terminals are for the 8-pin dual-in-line package. Pin numbers in parenthesis are for the D suffix SO-14 package.
= Sink Only Positive True Logic
Figure 18. Representative Block Diagram
Capacitor CT
Latch Set" Input Output/ Compensation Current Sense Input Latch Reset" Input
Output Large RT/Small CT Small RT/Large CT
Figure 19. Timing Diagram
http://onsemi.com
9
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
Undervoltage Lockout Design Considerations
Two undervoltage lockout comparators have been incorporated to guarantee that the IC is fully functional before the output stage is enabled. The positive power supply terminal (VCC) and the reference output (Vref) are each monitored by separate comparators. Each has built-in hysteresis to prevent erratic output behavior as their respective thresholds are crossed. The VCC comparator upper and lower thresholds are 16 V/10 V for the UCX842B, and 8.4 V/7.6 V for the UCX843B. The Vref comparator upper and lower thresholds are 3.6 V/3.4 V. The large hysteresis and low startup current of the UCX842B makes it ideally suited in off-line converter applications where efficient bootstrap startup techniques are required (Figure 34). The UCX843B is intended for lower voltage dc-to-dc converter applications. A 36 V zener is connected as a shunt regulator from VCC to ground. Its purpose is to protect the IC from excessive voltage that can occur during system startup. The minimum operating voltage (VCC) for the UCX842B is 11 V and 8.2 V for the UCX843B. These devices contain a single totem pole output stage that was specifically designed for direct drive of power MOSFETs. It is capable of up to 1.0 A peak drive current and has a typical rise and fall time of 50 ns with a 1.0 nF load. Additional internal circuitry has been added to keep the Output in a sinking mode whenever an undervoltage lockout is active. This characteristic eliminates the need for an external pull-down resistor. The SO-14 surface mount package provides separate pins for VC (output supply) and Power Ground. Proper implementation will significantly reduce the level of switching transient noise imposed on the control circuitry. This becomes particularly useful when reducing the Ipk(max) clamp level. The separate VC supply input allows the designer added flexibility in tailoring the drive voltage independent of VCC. A zener clamp is typically connected to this input when driving power MOSFETs in systems where VCC is greater than 20 V. Figure 26 shows proper power and control ground connections in a current-sensing power MOSFET application. The 5.0 V bandgap reference is trimmed to 1.0% tolerance at TJ = 25C on the UC284XB, and 2.0% on the UC384XB. Its primary purpose is to supply charging current to the oscillator timing capacitor. The reference has short- circuit protection and is capable of providing in excess of 20 mA for powering additional control system circuitry.
Reference
Do not attempt to construct the converter on wire-wrap or plug-in prototype boards. High frequency circuit layout techniques are imperative to prevent pulse-width jitter. This is usually caused by excessive noise pick-up imposed on the Current Sense or Voltage Feedback inputs. Noise immunity can be improved by lowering circuit impedances at these points. The printed circuit layout should contain a ground plane with low-current signal and high-current switch and output grounds returning on separate paths back to the input filter capacitor. Ceramic bypass capacitors (0.1 F) connected directly to VCC, VC, and Vref may be required depending upon circuit layout. This provides a low impedance path for filtering the high frequency noise. All high current loops should be kept as short as possible using heavy copper runs to minimize radiated EMI. The Error Amp compensation circuitry and the converter output voltage divider should be located close to the IC and as far as possible from the power switch and other noise-generating components. Current mode converters can exhibit subharmonic oscillations when operating at a duty cycle greater than 50% with continuous inductor current. This instability is independent of the regulator's closed loop characteristics and is caused by the simultaneous operating conditions of fixed frequency and peak current detecting. Figure 20A shows the phenomenon graphically. At t0, switch conduction begins, causing the inductor current to rise at a slope of m1. This slope is a function of the input voltage divided by the inductance. At t1, the Current Sense Input reaches the threshold established by the control voltage. This causes the switch to turn off and the current to decay at a slope of m2, until the next oscillator cycle. The unstable condition can be shown if a perturbation is added to the control voltage, resulting in a small I (dashed line). With a fixed oscillator period, the current decay time is reduced, and the minimum current at switch turn-on (t2) is increased by I + I m2/m1. The minimum current at the next cycle (t3) decreases to (I + I m2/m1) (m2/m1). This perturbation is multiplied by m2/m1 on each succeeding cycle, alternately increasing and decreasing the inductor current at switch turn-on. Several oscillator cycles may be required before the inductor current reaches zero causing the process to commence again. If m2/m1 is greater than 1, the converter will be unstable. Figure 20B shows that by adding an artificial ramp that is synchronized with the PWM clock to the control voltage, the I perturbation will decrease to zero on succeeding cycles. This compensating ramp (m3) must have a slope equal to or slightly greater than m2/2 for stability. With m2/2 slope compensation, the average inductor current follows the control voltage, yielding true current mode operation. The compensating ramp can be derived from the oscillator and added to either the Voltage Feedback or Current Sense inputs (Figure 33).
http://onsemi.com
10
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
I Control Voltage Inductor Current m1 m2 Dl ) Dl m2 m2 m1 m1 t2 (B) Control Voltage I m3 m1 t3
External Sync Input Vref 8(14) R Bias R
(A)
Dl ) Dl m2 m1 Oscillator Period t0 t1
RT
0.01
CT
4(7)
Osc + 2R
47
2(3)
EA
R
m2
Inductor Current
1(1)
5(9)
Oscillator Period t4 t5 t6
The diode clamp is required if the Sync amplitude is large enough to cause the bottom side of CT to go more than 300 mV below ground.
Figure 20. Continuous Current Waveforms
Figure 21. External Clock Synchronization
VCC 7(12)
Vin
8(14) 8(14) RA RB 6 5 2 C 5.0k 1 1(1) To Additional UCX84XBs
5(9)
5.0V Ref R Bias R + + Osc + 1.0 mA VClamp 6(10) S R 1.0V Q 5(8) 7(11) Q1
R Bias R
8 5.0k R 5.0k S Q
4 3 4(7) 7 2(3)
Osc + 2R EA R
4(7) R2 2(3) EA
2R R
Comp/Latch 3(5) RS
MC1455
R1
1(1)
5(9)
VClamp
1.67 R2 )1 R1
+ 0.33x10-3
R1R2 R1 ) R2
Where: 0 VClamp 1.0 V Ipk(max) [ VClamp RS
f+
1.44 (RA ) 2RB)C
D(max) +
RB RA ) 2RB
Figure 22. External Duty Cycle Clamp and Multi-Unit Synchronization
Figure 23. Adjustable Reduction of Clamp Level
http://onsemi.com
11
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
VCC 7(12) Vin
8(14) 5.0V Ref 8(14) R R Bias + Osc + 1.0mA 2R R S Q R 1.0V C R1 2(3) R2 1(1) MPSA63 4(7)
5.0V Ref R Bias R + Osc + 1.0 mA EA 2R R VClamp 6(10) S R 1.0V Q 5(8) + 7(11) Q1
4(7) 2(3) 1.0M 1(1) C EA
Comp/Latch 3(5) RS
5(9)
VClamp [
1.67 R2 )1 R1
Where: 0 VClamp 1.0 V VClamp RS
tSoft-Start 3600C in F
5(9)
tSoft Start + * In 1 *
VC R1 R2 C R1 ) R2 3 VClamp
Ipk(max) [
Figure 24. Soft-Start Circuit
Figure 25. Adjustable Buffered Reduction of Clamp Level with Soft-Start
VCC (12)
Vin VPin 5 [ RS Ipk rDS(on) rDM(on) ) RS VCC 7(12) Vin
5.0V Ref + + (11) G (10) S R Q (8) M D
If: SENSEFET = MTP10N10M RS = 200 Then : VPin 5 [ 0.075 Ipk SENSEFET S K + 5.0V Ref
+ 7(11) Q1 6(10) S R Q 5(8) 3(5) C R RS
Comp/Latch (5) Control Circuitry Ground: To Pin (9) RS 1/4 W
Power Ground: To Input Source Return
Comp/Latch
Virtually lossless current sensing can be achieved with the implementation of a SENSEFET power switch. For proper operation during over-current conditions, a reduction of the Ipk(max) clamp level must be implemented. Refer to Figures 23 and 25.
The addition of the RC filter will eliminate instability caused by the leading edge spike on the current waveform.
Figure 26. Current Sensing Power MOSFET
Figure 27. Current Waveform Spike Suppression
http://onsemi.com
12
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
VCC 7(12) + 5.0V Ref + + 7(11) Rg 6(10) S R Comp/Latch 3(5) RS Q 5(8) 5(8) Q1 Q1 6(10) 0 Base Charge Removal Vin IB Vin
C1
3(5)
RS
Series gate resistor Rg will damp any high frequency parasitic oscillations caused by the MOSFET input capacitance and any series wiring inductance in the gate-source circuit.
The totem pole output can furnish negative base current for enhanced transistor turn-off, with the addition of capacitor C1.
Figure 28. MOSFET Parasitic Oscillations
Figure 29. Bipolar Transistor Drive
VCC 7(12) Isolation Boundary 5.0V Ref + 7(11) Q1
Vin
8(14)
R Bias R
4(7) VGS Waveforms + 0 6(10) 50% DC + 0 2(3) 25% DC NS Np MCR 101 2N 3905 2N 3903 1(1) EA
Osc + 1.0 mA 2R R
+ -
S R Q
5(8) 3(5) C R RS NS NP
V(Pin1) * 1.4 Ipk + 3 RS
5(9)
Comp/Latch
The MCR101 SCR must be selected for a holding of < 0.5 mA @ TA(min). The simple two transistor circuit can be used in place of the SCR as shown. All resistors are 10 k.
Figure 30. Isolated MOSFET Drive
Figure 31. Latched Shutdown
http://onsemi.com
13
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
From VO Ri Rd Cf 2.5V 2(3) Rf 1(1) Rf 8.8 k
5(9)
+ 1.0mA 2R EA R
Error Amp compensation circuit for stabilizing any current mode topology except for boost and flyback converters operating with continuous inductor current. From VO Rp Cp Ri Rd Cf 2.5V + 1.0mA EA 2R R
2(3) Rf 1(1)
5(9)
Error Amp compensation circuit for stabilizing current mode boost and flyback topologies operating with continuous inductor current.
Figure 32. Error Amplifier Compensation
VCC
7(12)
Vin
36V 8(14) RT MPS3904 From VO Ri Rd Cf RSlope 4(7) 2(3) Rf 1(1) EA - 3.0m 5(9) The buffered oscillator ramp can be resistively summed with either the voltage feedback or current sense inputs to provide slope compensation. R R Bias + Osc + 1.0mA -m 2R R 1.0V S R m 6(10) Q 5(8) 3(5) RS 5.0V Ref + 7(11)
CT
Comp/Latch
Figure 33. Slope Compensation
http://onsemi.com
14
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
4.7 115 Vac MBR1635 MDA 202
+
L1
250 56k
4.7k
3300 pF 1N4935
+
T1
2200 MUR110 1000
+
1000
+
5.0V/4.0A
5.0V RTN
1N4935 7(12) 100 5.0V Ref Bias 1N4937
+
68
+ L2
10
+
12V/0.3A
12V RTN
47 1000 MUR110
0.01
8(14) 10k
+
10 L3 1N4937
+
R R
+ 7(11) 22 6(10) S R Q 5(8) 1.0k 3(5) 470pF 0.5 MTP 4N50
-12V/0.3A
680pF 2.7k
+ Osc
4700pF 18k 100 pF
4(7) 2(3) 150k 1(1) EA
+
1N5819
L1 - 15 H at 5.0 A, Coilcraft Z7156 L2, L3 - 25 H at 5.0 A, Coilcraft Z7157 T1 - Primary: 45 Turns #26 AWG Secondary 12 V: 9 Turns #30 AWG (2 Strands) Bifiliar Wound Secondary 5.0 V: 4 Turns (six strands) #26 Hexfiliar Wound Secondary Feedback: 10 Turns #30 AWG (2 strands) Bifiliar Wound Core: Ferroxcube EC35-3C8 Bobbin: Ferroxcube EC35PCB1 Gap: 0.10" for a primary inductance of 1.0 mH
4.7k
Comp/Latch
5(9)
Figure 34. 27 W Off-Line Flyback Regulator
Test Line Regulation: 5.0 V 12 V Load Regulation: 5.0 V 12 V Output Ripple: Efficiency 5.0 V 12 V
Conditions Vin = 95 to 130 Vac Vin = 115 Vac, Iout = 1.0 A to 4.0 A Vin = 115 Vac, Iout = 100 mA to 300 mA Vin = 115 Vac Vin = 115 Vac
Results = 50 mV or 0.5% = 24 mV or 0.1% = 300 mV or 3.0% = 60 mV or 0.25% 40 mVpp 80 mVpp 70%
All outputs are at nominal load currents, unless otherwise noted
http://onsemi.com
15
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
ORDERING INFORMATION
Device UC384XBD UC384XBDR2 UC384XBD1 UC384XBD1R2 UC384XBN UC3842BN1 UC284XBD UC2843BDR2 UC284XBD1 UC284XBD1R2 UC284XBN UC3843BVD UC384XBVDR2 UC384XBVD1 UC384XBVD1R2 UC3843BVN NCV3843BVDR2 X indicates either a 2 or 3 to define specific device part numbers. TA = -40 to +105C 40 TA = -25 to +85C TA = 0 to +70C Operating Temperature Range Package SO-14 SO-14 SO-8 SO-8 PDIP-8 PDIP-8 SO-14 SO-14 SO-8 SO-8 PDIP-8 SO-14 SO-14 SO-8 SO-8 PDIP-8 SO-14 Shipping 55 Units/Rail 2500 Tape & Reel 98 Units/Rail 2500 Tape & Reel 50 Units/Rail 50 Units/Rail 55 Units/Rail 2500 Tape & Reel 98 Units/Rail 2500 Tape & Reel 50 Units/Rail 55 Units/Rail 2500 Tape & Reel 98 Units/Rail 2500 Tape & Reel 50 Units/Rail 2500 Tape & Reel
http://onsemi.com
16
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
MARKING DIAGRAMS
PDIP-8 N SUFFIX CASE 626 8 UC384xBN FAWL YYWW 1 8 UC3843BVN AWL YYWW 1 8 UC284xBN AWL YYWW 1
SO-8 D1 SUFFIX CASE 751 8 384xB ALYW 1 8 384xB ALYWV 1 1 8 284xB ALYW
SO-14 D SUFFIX CASE 751A 14 UC384xBD AWLYWW 1 1 14 UC384xBVD AWLYWW 14
*
UC284xBD AWLYWW 1
x A WL, L YY, Y WW, W
= 2 or 3 = Assembly Location = Wafer Lot = Year = Work Week
*This marking diagram also applies to NCV3843BV.
http://onsemi.com
17
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
PACKAGE DIMENSIONS
PDIP-8 N SUFFIX CASE 626-05 ISSUE L
NOTES: 1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS). 3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. DIM A B C D F G H J K L M N MILLIMETERS MIN MAX 9.40 10.16 6.10 6.60 3.94 4.45 0.38 0.51 1.02 1.78 2.54 BSC 0.76 1.27 0.20 0.30 2.92 3.43 7.62 BSC --10_ 0.76 1.01 INCHES MIN MAX 0.370 0.400 0.240 0.260 0.155 0.175 0.015 0.020 0.040 0.070 0.100 BSC 0.030 0.050 0.008 0.012 0.115 0.135 0.300 BSC --10_ 0.030 0.040
8
5
-B-
1 4
F
NOTE 2
-A- L
C -T-
SEATING PLANE
J N D K
M
M TA
M
H
G 0.13 (0.005) B
M
SO-8 D1 SUFFIX CASE 751-07 ISSUE W
-X- A
8 5 NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DIM A B C D G H J K M N S MILLIMETERS MIN MAX 4.80 5.00 3.80 4.00 1.35 1.75 0.33 0.51 1.27 BSC 0.10 0.25 0.19 0.25 0.40 1.27 0_ 8_ 0.25 0.50 5.80 6.20 INCHES MIN MAX 0.189 0.197 0.150 0.157 0.053 0.069 0.013 0.020 0.050 BSC 0.004 0.010 0.007 0.010 0.016 0.050 0_ 8_ 0.010 0.020 0.228 0.244
B
1 4
S
0.25 (0.010)
M
Y
M
-Y- G C -Z- H D 0.25 (0.010)
M SEATING PLANE
K
N
X 45 _
0.10 (0.004)
M
J
ZY
S
X
S
http://onsemi.com
18
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
PACKAGE DIMENSIONS
SO-14 D SUFFIX CASE 751A-03 ISSUE F
-A-
14 8 NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
-B-
1 7
P 7 PL 0.25 (0.010)
M
B
M
G C
R X 45 _
F
-T-
SEATING PLANE
D 14 PL 0.25 (0.010)
K
M
M
S
J
TB
A
S
DIM A B C D F G J K M P R
MILLIMETERS MIN MAX 8.55 8.75 3.80 4.00 1.35 1.75 0.35 0.49 0.40 1.25 1.27 BSC 0.19 0.25 0.10 0.25 0_ 7_ 5.80 6.20 0.25 0.50
INCHES MIN MAX 0.337 0.344 0.150 0.157 0.054 0.068 0.014 0.019 0.016 0.049 0.050 BSC 0.008 0.009 0.004 0.009 0_ 7_ 0.228 0.244 0.010 0.019
http://onsemi.com
19
UC3842B, UC3843B, UC2842B, UC2843B, NCV3843BV
SENSEFET is a trademark of Semiconductor Components Industries, LLC.
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.
PUBLICATION ORDERING INFORMATION
Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031 Phone: 81-3-5740-2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.
http://onsemi.com
20
UC3842B/D


▲Up To Search▲   

 
Price & Availability of UC3842B

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X